
74LVC1G74-Q100
Single D-type flip-flop with set and reset; positive edge trigger
The 74LVC1G74?-?Q100 is a single positive edge triggered D?-?type flip?-?flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D?-?input that meets the set?-?up and hold time requirements on the LOW?-?to?-?HIGH clock transition will be stored in the flip?-?flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt?-?trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Wide supply voltage range from 1.65 V to 5.5 V
Overvoltage tolerant inputs to 5.5 V
High noise immunity
±24 mA output drive (VCC = 3.0 V)
CMOS low power consumption
Direct interface with TTL levels
IOFF circuitry provides partial Power-down mode operation
Latch-up performance exceeds 250 mA
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Multiple package options
參數(shù)類型
型號 | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|
74LVC1G74DC-Q100 | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 3.5 | 280 | low | -40~125 | 206 | 36.4 | 117 | VSSOP8 |
74LVC1G74DP-Q100 | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 3.5 | 280 | low | -40~125 | 220 | 21.3 | 107 | TSSOP8 |
74LVC1G74GT-Q100 | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 3.5 | 280 | low | -40~125 | 339 | 6.8 | 166 | XSON8 |
封裝
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74LVC1G74DC-Q100 | 74LVC1G74DC-Q100H (935299293125) |
Active | V74 |
![]() VSSOP8 (SOT765-1) |
SOT765-1 | SOT765-1_125 | |
74LVC1G74DP-Q100 | 74LVC1G74DP-Q100H (935299294125) |
Active | V74 |
![]() TSSOP8 (SOT505-2) |
SOT505-2 | SOT505-2_125 | |
74LVC1G74GT-Q100 | 74LVC1G74GT-Q100X (935299297115) |
Active | V74 |
![]() XSON8 (SOT833-1) |
SOT833-1 | SOT833-1_115 |
環(huán)境信息
型號 | 可訂購的器件編號 | 化學成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74LVC1G74DC-Q100 | 74LVC1G74DC-Q100H | 74LVC1G74DC-Q100 |
|
![]() |
74LVC1G74DP-Q100 | 74LVC1G74DP-Q100H | 74LVC1G74DP-Q100 |
|
![]() |
74LVC1G74GT-Q100 | 74LVC1G74GT-Q100X | 74LVC1G74GT-Q100 |
|
![]() |
文檔 (17)
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
74LVC1G74_Q100 | Single D-type flip-flop with set and reset; positive?edge?trigger | Data sheet | 2024-08-09 |
AN10161 | PicoGate Logic footprints | Application note | 2002-10-29 |
AN11009 | Pin FMEA for LVC family | Application note | 2019-01-09 |
AN90063 | Questions about package outline drawings | Application note | 2025-06-13 |
Nexperia_document_guide_MiniLogic_PicoGate_201901 | PicoGate leaded logic portfolio guide | Brochure | 2019-01-07 |
Nexperia_document_guide_MiniLogic_MicroPak_201808 | MicroPak leadless logic portfolio guide | Brochure | 2018-09-03 |
SOT765-1 | 3D model for products with SOT765-1 package | Design support | 2020-01-22 |
SOT505-2 | 3D model for products with SOT505-2 package | Design support | 2019-01-18 |
SOT833-1 | 3D model for products with SOT833-1 package | Design support | 2021-01-28 |
lvc1g74 | 74LVC1G74 IBIS model | IBIS model | 2014-10-20 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
VSSOP8_SOT765-1_mk | plastic, very thin shrink small outline package; 8 leads; 0.5 mm pitch; 2 mm x 2.3 mm x 1 mm body | Marcom graphics | 2017-01-28 |
SOT765-1 | plastic, very thin shrink small outline package; 8 leads; 0.5 mm pitch; 2 mm x 2.3 mm x 1 mm body | Package information | 2022-06-03 |
SOT505-2 | plastic, thin shrink small outline package; 8 leads; 0.65 mm pitch; 3 mm x 3 mm x 1.1 mm body | Package information | 2022-06-03 |
SOT996-2 | plastic, leadless extremely thin small outline package; 8 terminals; 0.5 mm pitch; 3 mm x 2 mm x 0.5 mm body | Package information | 2020-04-21 |
SOT833-1 | plastic, leadless extremely thin small outline package; 8 terminals; 0.5 mm pitch; 1 mm x 1.95 mm x 0.5 mm body | Package information | 2022-06-03 |
MAR_SOT833 | MAR_SOT833 Topmark | Top marking | 2013-06-03 |
支持
如果您需要設(shè)計/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復您。
模型
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
SOT765-1 | 3D model for products with SOT765-1 package | Design support | 2020-01-22 |
SOT505-2 | 3D model for products with SOT505-2 package | Design support | 2019-01-18 |
SOT833-1 | 3D model for products with SOT833-1 package | Design support | 2021-01-28 |
lvc1g74 | 74LVC1G74 IBIS model | IBIS model | 2014-10-20 |
Ordering, pricing & availability
樣品
作為 Nexperia 的客戶,您可以通過我們的銷售機構(gòu)訂購樣品。
如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。