
74ALVCH16601
18-bit universal bus transceiver; 3-state
The 74ALVCH16601 is an 18-bit universal transceiver with bus hold inputs and 3-state outputs. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), clock enable (CEAB and CEBA) and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB and CEAB are LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA, CEBA and CPBA. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
Features and benefits
Wide supply voltage range from 1.65 V to 3.6 V
CMOS low power dissipation
MULTIBYTE? flow-through standard pin-out architecture
Low inductance multiple VCC and GND pins for minimum noise and ground bounce
Direct interface with TTL levels
Bus hold on data inputs
Output drive capability 50 Ω transmission lines at 85 °C
Current drive ±24 mA at 3.0 V
Latch-up performance exceeds 100 mA per JESD 78 Class II Leve B
Complies with JEDEC standards:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8C (2.7 V to 3.6 V)
ESD protection:
- HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
- CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C
參數(shù)類型
型號 | VCC(A) (V) | VCC(B) (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | Nr of bits | fmax (MHz) | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|
74ALVCH16601DGG | n.a. | n.a. | TTL | ± 24 | 2.8 | 18 | 150 | low | -40~85 | 93 | TSSOP56 |
封裝
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態(tài) | 標示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74ALVCH16601DGG | 74ALVCH16601DGG:11 (935262546118) |
Active | ALVCH16601 |
![]() TSSOP56 (SOT364-1) |
SOT364-1 |
SSOP-TSSOP-VSO-WAVE
|
SOT364-1_118 |
環(huán)境信息
型號 | 可訂購的器件編號 | 化學(xué)成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74ALVCH16601DGG | 74ALVCH16601DGG:11 | 74ALVCH16601DGG |
|
![]() |
文檔 (8)
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
74ALVCH16601 | 18-bit universal bus transceiver; 3-state | Data sheet | 2024-07-05 |
AN90063 | Questions about package outline drawings | Application note | 2025-06-13 |
sw00132 | Block diagram: 74ALVCH16601DGG | Block diagram | 2009-11-04 |
SOT364-1 | 3D model for products with SOT364-1 package | Design support | 2020-01-22 |
alvch16601 | alvch16601 IBIS model | IBIS model | 2013-04-08 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
SOT364-1 | plastic, thin shrink small outline package; 56 leads; 0.5 mm pitch; 14 mm x 6.1 mm x 1.2 mm body | Package information | 2022-06-23 |
SSOP-TSSOP-VSO-WAVE | Footprint for wave soldering | Wave soldering | 2009-10-08 |
支持
如果您需要設(shè)計/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。
模型
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
SOT364-1 | 3D model for products with SOT364-1 package | Design support | 2020-01-22 |
alvch16601 | alvch16601 IBIS model | IBIS model | 2013-04-08 |
Ordering, pricing & availability
樣品
作為 Nexperia 的客戶,您可以通過我們的銷售機構(gòu)訂購樣品。
如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。