
74LVC1G386
3-input EXCLUSIVE-OR gate
The 74LVC1G386 is a single 3?-?input EXCLUSIVE?-?OR gate. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt?-?trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
Overvoltage tolerant inputs to 5.5 V
High noise immunity
CMOS low power dissipation
Direct interface with TTL levels
±24 mA output drive (VCC = 3.0 V)
IOFF circuitry provides partial Power-down mode operation
Latch-up performance exceeds 250 mA
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8C (2.7 V to 3.6 V)
JESD36 (4.5 V to 5.5 V)
ESD protection:
HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
Specified from -40 to +85 °C and -40 to +125 °C.
參數類型
型號 | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Nr of bits | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|---|
74LVC1G386GV | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 4.5 | 150 | 1 | low | -40~125 | 261 | 63.4 | 172 | TSOP6 |
74LVC1G386GW | 1.65?-?5.5 | CMOS/LVTTL | ± 32 | 4.5 | 150 | 1 | low | -40~125 | 284 | 56.7 | 172 | TSSOP6 |
封裝
型號 | 可訂購的器件編號,(訂購碼(12NC)) | 狀態 | 標示 | 封裝 | 外形圖 | 回流焊/波峰焊 | 包裝 |
---|---|---|---|---|---|---|---|
74LVC1G386GV | 74LVC1G386GV,125 (935274998125) |
Active | YH |
![]() TSOP6 (SOT457) |
SOT457 |
REFLOW_BG-BD-1
WAVE_BG-BD-1 |
SOT457_125 |
74LVC1G386GW | 74LVC1G386GW,125 (935274997125) |
Active | YH |
![]() TSSOP6 (SOT363-2) |
SOT363-2 | SOT363-2_125 |
環境信息
型號 | 可訂購的器件編號 | 化學成分 | RoHS | RHF指示符 |
---|---|---|---|---|
74LVC1G386GV | 74LVC1G386GV,125 | 74LVC1G386GV |
|
![]() |
74LVC1G386GW | 74LVC1G386GW,125 | 74LVC1G386GW |
|
![]() |
文檔 (16)
文件名稱 | 標題 | 類型 | 日期 |
---|---|---|---|
74LVC1G386 | 3-input EXCLUSIVE-OR gate | Data sheet | 2023-08-25 |
AN10161 | PicoGate Logic footprints | Application note | 2002-10-29 |
AN11009 | Pin FMEA for LVC family | Application note | 2019-01-09 |
AN90063 | Questions about package outline drawings | Application note | 2025-06-13 |
mnb143 | Block diagram: 74AUP1G386GF, 74AUP1G386GM, 74AUP1G386GW, 74LVC1G386GV, 74LVC1G386GW | Block diagram | 2009-11-03 |
Nexperia_document_guide_MiniLogic_PicoGate_201901 | PicoGate leaded logic portfolio guide | Brochure | 2019-01-07 |
SOT457 | 3D model for products with SOT457 package | Design support | 2022-11-04 |
SOT363-2 | 3D model for products with SOT363-2 package | Design support | 2023-02-02 |
lvc1g386 | 74LVC1G386 IBIS model | IBIS model | 2016-06-29 |
Nexperia_package_poster | Nexperia package poster | Leaflet | 2020-05-15 |
TSOP6_SOT457_mk | plastic, surface-mounted package (TSOP6); 6 leads; 0.95 mm pitch; 2.9 mm x 1.5 mm x 1 mm body | Marcom graphics | 2017-01-28 |
SOT457 | plastic, surface-mounted package (SC-74; TSOP6); 6 leads | Package information | 2023-03-03 |
SOT363-2 | plastic thin shrink small outline package; 6 leads; body width 1.25 mm | Package information | 2022-11-21 |
REFLOW_BG-BD-1 | Reflow soldering profile | Reflow soldering | 2021-04-06 |
MAR_SOT457 | MAR_SOT457 Topmark | Top marking | 2013-06-03 |
WAVE_BG-BD-1 | Wave soldering profile | Wave soldering | 2021-09-08 |
支持
如果您需要設計/技術支持,請告知我們并填寫 應答表 我們會盡快回復您。
Ordering, pricing & availability
樣品
作為 Nexperia 的客戶,您可以通過我們的銷售機構訂購樣品。
如果您沒有 Nexperia 的直接賬戶,我們的全球和地區分銷商網絡可為您提供 Nexperia 樣品支持。查看官方經銷商列表。